Poznań

 

 
 

TWÓJ KOSZYK

W twoim koszyku jest 9 produktów,
łącznie za kwotę 1 627,90 zł
OSTATNIO DODANY PRODUKT :
A Unified Approach to Interior Point Algorithms for Linear Complementarity Problems
Kojima Masakazu
222,90 zł

 
ksiazka tytuł: High-Level Synthesis for Real-Time Digital Signal Processing autor: Vanhoof Jan
DOSTAWA WYŁĄCZNIE NA TERYTORIUM POLSKI

FORMY I KOSZTY DOSTAWY
  • 0,00 zł
  • 0,00 zł
  • 9,50 zł
  • 12,50 zł
  • 0,00 zł
  • Od 9,90 zł
  • Od 11,00 zł
  • 0,00 zł
  • Od 6,90
  • Od 9,90

High-Level Synthesis for Real-Time Digital Signal Processing

Wersja papierowa
Autor: Vanhoof Jan
Wydawnictwo: Springer Nature B.V.
ISBN: 978-14-419-5134-2
Format: 15.6x23.4cm
Liczba stron: 312
Oprawa: Miękka
Wydanie: 2010 r.
Język: angielski

Dostępność: dostępny
687,60 zł

<em>High-Level Synthesis for Real-Time Digital Signal Processing</em> is a comprehensive reference work for researchers and practicing ASIC design engineers. It focuses on methods for compiling complex,
low to medium throughput DSP system, and on the implementation of these methods in the CATHEDRAL-II compiler. <br/> The emergence of independent silicon foundries, the reduced price of silicon real estate and the
shortened processing turn-around time bring silicon technology within reach of system houses. Even for low volumes, digital systems on application-specific integrated circuits (ASICs) are becoming an economically meaningful
alternative for traditional boards with analogue and digital commodity chips. <br/> ASICs cover the application region where inefficiencies inherent to general-purpose components cannot be tolerated. However,
full-custom handcrafted ASIC design is often not affordable in this competitive market. Long design times, a high development cost for a low production volume, the lack of silicon designers and the lack of suited design
facilities are inherent difficulties to manual full-custom chip design. <br/> To overcome these drawbacks, complex systems have to be integrated in ASICs much faster and without losing too much efficiency in silicon
area and operation speed compared to handcrafted chips. The gap between system design and silicon design can only be bridged by new design (CAD). The idea of a <em>silicon compiler</em>, translating a
behavioural system specification directly into silicon, was born from the awareness that the ability to fabricate chips is indeed outrunning the ability to design them. At this moment, CAD is one order of magnitude behind
schedule. Conceptual CAD is the keyword to mastering the design complexity in ASIC design and the topic of this book. <br/>

 

Newsletter

Newsletter
Zapisz Wypisz

Klikając "Zapisz" zgadzasz się na przesyłanie na udostępniony adres e-mail informacji handlowych, tj. zwłaszcza o ofertach, promocjach w formie dedykowanego newslettera.

Płatności

Kanały płatności

Księgarnia PWN Poznań akceptuje płatności:

  • płatność elektroniczna eCard (karta płatnicza, ePrzelew)
  • za pobraniem - przy odbiorze przesyłki należność pobiera listonosz lub kurier